## Center for Reliable Computing

# TECHNICAL REPORT

## Design-for-Current-Testability (DFCT) for Dynamic CMOS Logic

Siyad C. Ma and Edward J. McCluskey

| 94-13             | <b>Center for Reliable Computing</b><br>ERL 460            |
|-------------------|------------------------------------------------------------|
|                   | Computer Systems Laboratory                                |
| (CSL TR # 94-643) | Departments of Electrical Engineering and Computer Science |
|                   | Stanford University                                        |
| November 1994     | Stanford, California 94305-4055                            |
|                   |                                                            |
|                   |                                                            |

#### Abstract:

The applicability of quiescent current monitoring (IDDQ testing) to dynamic logic is discussed here. IDDQ is very useful in detecting some defects that can escape functional and delay tests, however, we show that some defects in domino logic cannot be detected by either voltage or current measurements. A design-for-current-testability (DFCT) modification for dynamic logic is presented and shown to enable detection of these defects. The DFCT circuitry is designed with a negligible performance impact during normal operation. This is particularly important since the main reason for using dynamic logic is because of its speed.

### Funding:

This research was supported in part by the Innovative Science and Technology Office of the Strategic Defense Initiative Organization and administered through the Office of Naval Research under Contract No. N00014-92-J-1782, and by the National Science Foundation under Grant No. MIP-9107760.

Copyright © 1994 by the Center for Reliable Computing, Stanford University. All rights reserved, including the right to reproduce this report, or portions thereof, in any form.

#### **Design-for-Current Testability (DFCT) for Dynamic CMOS Logic**

Siyad C. Ma and Edward J. McCluskey

CRC Technical Report No. 94-13

(CSL TR No. 94-643)

#### **CENTER FOR RELIABLE COMPUTING**

Computer System Laboratory

Departments of Electrical Engineering and Computer Science Stanford University, Stanford, California 94305-4055

#### Abstract

The applicability of quiescent current monitoring (IDDQ testing) to dynamic logic is discussed here. IDDQ is very useful in detecting some defects that can escape functional and delay tests, however, we show that some defects in domino logic cannot be detected by either voltage or current measurements. A design-for-current-testability (DFCT) modification for dynamic logic is presented and shown to enable detection of these defects. The DFCT circuitry is designed with a negligible performance impact during normal operation. This is particularly important since the main reason for using dynamic logic is because of its speed.

## TABLE OF CONTENTS

| 1. INTRODUCTION                                   | 1 |
|---------------------------------------------------|---|
| 2. DOMINO LOGIC                                   | 2 |
| 3. CMOS STATIONARY FAULTS                         | 3 |
| 4. IDDQ TESTING OF DOMINO LOGIC                   | 6 |
| 4.1 Fault Coverage                                | 7 |
| 4.2 Minimum Operating Frequency                   | 9 |
| 4.3 Intermediate Voltage Levels                   | 9 |
| 4.4 Charge Sharing 1                              | 0 |
| 5 DESIGN FOR CURRENT TESTABILITY FOR DOMINO LOGIC | ) |
| 6 CONCLUSIONS 1                                   | 2 |
| ACKNOWLEDGMENTS                                   | 3 |
| REFERENCES 1                                      | 3 |

## LIST OF FIGURES

| Figure | Title                                                                                                       |    |
|--------|-------------------------------------------------------------------------------------------------------------|----|
| 1.     | Domino AND Gate                                                                                             | 2  |
| 2.     | Simulated Domino Logic Circuit: With source-drain short $R_f$ on MB                                         | 4  |
| 3.     | Leakage time for source-drain short on MB                                                                   | 5  |
| 4.     | Simulated Domino Logic Circuit: Floating gate on MB                                                         | 5  |
| 5a.    | Leakage time for floating gateon $MB(V_B \text{ between } 0 \text{ and } 5V) \dots \dots \dots \dots \dots$ | 6  |
| 5b.    | Leakage time for floating gateon $MB(V_B \text{ between } 2.5 \text{ and } 5V)$                             | 6  |
| 6.     | S l-ground bridge                                                                                           | 7  |
| 7.     | Domino AND Gate with bleeder circuit 1                                                                      | .0 |
| 9.     | Domino AND Gate with DFCT circuitry1                                                                        | 2  |

#### 1. INTRODUCTION

Dynamic circuits are used in modern VLSI designs where both high speed operation and high packing density are required [Suzuki94][Undy94][Yeung94]. Testing of dynamic logic has been addressed in several papers [Singh88][Wunderlich86][Ling87][Jha90a-c] [Tong90]. Wunderlich [Wunderlich86] and Singh [Singh88] showed that stuck-open faults in domino logic are easier to detect than stuck-open faults in static CMOS circuits. This is because stuck-open faults are detected by applying two pattern tests; the precharge phase in dynamic logic provides one pattern, and the evaluation phase provides the other pattern. Therefore, any single input vector in dynamic logic is inherently applied as a two pattern test. Because of this property, delay test generation is also easier for dynamic logic [McGeer91][Bruni92]. Robust path delay fault testability is also guaranteed if any given path is staticly sensitizable [McGeer91]].

It is believed that quiescent supply current monitoring (IDDQ testing) can detect some defects that cannot be detected by functional tests [Maxwell92][Gayle93]. Other advantages of IDDQ testing include simpler test pattern generation (no fault propagation required) and reduced test set sizes compared to functional tests [Fritzemeier90]. Stuckopen faults, excessive leakage, shorts and bridging faults in dynamic circuits are shown to be detectable using IDDQ testing [Jacomino89] [Renovell93]. Vandris showed that stuckon faults can always be detected by either functional or IDDQ tests [Vandris91]. However, these papers assumed that we have full controllability on the inputs of a dynamic logic gate, and those inputs can be held constant during the supply current measurement time. This is not always true when the inputs to a dynamic logic gate are connected to the output of another dynamic logic gate, since dynamic nodes may lose their stored charge if the dynamic circuit is not clocked at a high frequency. A CMOS microcomputer IC with dynamic circuitry was subject to IDDQ testing and reported in [Horning87]. Their results suggested that IDDQ can be performed at 50kHz without concerns of losing storage charge in dynamic nodes. Other IDDQ problems for dynamic CMOS circuits are discussed in [Lee92], such as undetectable internal bridges, charge sharing, and multiple bridging faults. These problems are revisited in Sec. 3 with our proposed solution.

A unique failure mode, called a *Stationary Fault*, is presented in this paper. A stationary fault occurs when the output of a faulty gate makes a correct transition and then settles to an incorrect steady-state value [Ma92]. Stationary faults in dynamic circuits are caused by either a short or a floating gate. Shorts and floating gates are detectable by IDDQ testing under certain conditions [Champac93]. However, because of the nature of dynamic circuits, some bridging faults are undetectable by IDDQ tests. We will show that a bleeder

circuit can be used to improve the bridging fault coverage of IDDQ tests in dynamic circuits. The disadvantage of adding a bleeder circuit is its large performance overhead. It order to minimize the performance impact, a design-for-current-testability (DFCT) scheme is proposed. We will focus on *domino logic* [Weste93]; however, the results are applicable to any precharged dynamic logic circuitry. The rest of this paper is organized as follows. A brief discussion of domino logic and its IDDQ-relevant properties is given in Sec. 2. Stationary faults in dynamic circuits are discussed in Sec. 3. Section 4 presents the issues in applying IDDQ tests to domino logic, and DFCT solutions for these issues are proposed in Sec. 5.

#### 2. DOMINO LOGIC

A domino logic AND gate is shown in Fig. 1. The gate function is provided by NMOS transistors MA and MB. The operation of a domino logic is split into two phases: the *precharge phase*, when the clock input Clk is 0, and the *evaluation phase*, when the Clk is high. During the precharge phase, Z is disconnected from ground, since transistor MN is off. PMOS transistor MP is on during precharge, and node Z is charged to  $V_{DD}$ . Therefore, the output Out is always 0 during the precharge phase. During the evaluation phase, MP turns off and MN turns on; node Z will either discharge to 0 if both A and B are high, or stay at  $V_{DD}$  otherwise. If Z is discharged, Out will rise to  $V_{DD}$ , otherwise it will stay at 0. Notice that if the dynamic node Z is not discharged through the MA, MB and MN, there is still a leakage current that discharges Z slowly. If the circuit is not clocked fast enough to precharge Z again, a transition from 0 to  $V_{DD}$  on the output may occur. The Domino AND gate was simulated using SPICE to search for the minimum clocking frequency. The results of the simulations are given in Sec. 3.



Figure 1. Domino AND Gate

Typically, several stages of domino gates are connected together to form a combinational logic block [Kernhoff90]. The dynamic node in each gate of the

combinational block is charged to  $V_{DD}$  during the precharge phase. During the evaluation phase, the output of one level of domino gates may switch from 0 to  $V_{DD}$ , which is also the input to the next stage. This next stage can also make a rising transition, triggering the following stage. Notice that during evaluation, the dynamic node can only discharge, it cannot be recharged again. The rising transitions propagate from one level to another until all nodes are stable except for leakage current.

#### **3. CMOS STATIONARY FAULTS**

It is believed that stuck-at faults do not accurately model real defects in static CMOS circuits [Fritzemeier91]. Switch level fault models (stuck-open, stuck-on, bridging) and transistor level fault models (shorts, opens) are used for more accurate representations of defects [Abraham86]. These models are also used for modeling defects in dynamic CMOS [Rajsuman92][Jha90a].

The output of a defective BiCMOS gate can make a correct transition and then settle to an incorrect steady-state value [Ma92]. This faulty behavior, called a *stationary fault*, can escape functional and delay tests.

Stationary faults can occur in precharged circuits as follows. Consider the domino AND gate in Fig. 1. Assume that there is excessive leakage from source-to-drain of MB. This leakage can be caused by either a gate-oxide short [Hawkins85] or a floating gate [Champac94]. During the precharge phase, node Z is charged to  $V_{DD}$ . When Clk becomes high, the charge on Z will leak through the source-drain junction of MB assuming a defect in MB, if MA is on (A is high). Depending on the leakage current, the output Out may or may not switch before the next precharge cycle. The amount of leakage current depends on the defect size, and the surrounding layers in the case of a floating gate [Champac94]. If the leakage current is large enough such that the output **Out** switches before the next precharge cycle, a stationary fault occurs. It is very conceivable that such a defect will escape a functional test and then fail in the field because of different operating conditions.

To illustrate this, the circuits shown in Fig. 2 and Fig. 4 have been laid out using Magic [Mayo90] with MOSIS Scalable CMOS design rules, and SPICE decks have been extracted with HP 1.0 $\mu$  n-well technology. Each of the two circuits contain a faulty domino AND gate, whose inputs A and B are driven by domino buffers, and output Out is buffered with a domino buffer. Two simulation sequences were carried out using HSPICE; a source-to-drain short was injected into MB in the first simulation sequence (Fig. 2), and an intermediate voltage level was held on B in the second simulation sequence (Fig. 4).



Figure 2. Simulated Domino Logic Circuit: With source-drain short Rf on MB

The short resistance value  $R_f$  in Fig. 2 was varied from 0 to  $8k\Omega$ . These resistance values covers the range of resistance values measured in real defects [Hawkins85]. Inputs In1 and In2 were held at V<sub>DD</sub> and 0, respectively. The Clk input was changed from 0 (precharge) to **VDD** (evaluate). Charge is stored on node Z during the precharge phase, and leaks to ground through the source-to-drain short during evaluation. When the voltage on Z drops below the threshold of the output inverter (Ml and M2), a faulty rising transition occurs on the output of the AND gate Out. For each short resistance R<sub>f</sub>, the *leakage time*, the time from the Clk transition to the faulty Out transition, was measured. Figure 3 shows the relationship between the short resistance R<sub>f</sub> and the leakage time. The leakage time defines the period where the output is held at a correct logic value. After this period, a faulty transition occurs, and the output switches to an incorrect logic value. We also measured the rising propagation time from Clk to Out (t<sub>plh</sub>) for a fault free domino AND gate with both inputs In1 and In2 held at V<sub>DD</sub>. This rising propagation time is the minimum time required for evaluation of a 2 input AND gate, which is measured at 0.492ns (solid horizontal line in Fig. 3). If the circuit was tested at-speed, Clk may be driven such that the evaluation time allocated for the AND gate is 0.492ns. However, this evaluation period is shorter than the leakage time for any  $R_f > 1k\Omega$ , which means that shorts with these resistance values will escape at-speed tests.

In Fig. 4,  $V_B$  was varied from 0 to  $V_{DD}$  to model a floating gate with different gate voltages. For each voltage value, Clk was changed from 0 to  $V_{DD}$  with In1 held at  $V_{DD}$ , and the leakage time was measured. Figure 5 shows the relationship between the voltage on the floating gate and the leakage time. Notice that a floating gate with a voltage less than  $1/2 V_{DD}$  is detectable with an functional test by applying  $V_{DD}$  on both In1 and In2, where

the output Out of a faulty gate takes more than 0.60ns to switch to the correct high value, while the output Out rises in 0.492ns in a fault free gate. On the other hand, if the voltage on the floating gate is greater than  $1/2 V_{DD}$ , we can detect this floating gate by applying  $V_{DD}$  on In1 and GND on In2. A faulty transition can be observed on the output of a faulty gate, whereas no transition will occur in a fault-free gate. Practically, the voltage on a floating gate is not constant, but depends on the voltage levels of surrounding layers and the coupling between these layers and the floating gate [Renovell93]. Therefore, it is possible that a floating gate would escape any functional tests.



Figure 3. Leakage time for source-drain short on MB



Figure 4. Simulated Domino Logic Circuit: Floating Gate on MB



Figure 5a. Leakage time for floating gate on MB (V<sub>B</sub> between 0 and 5V)



Figure 5b. Leakage time for floating gate on MB ( $V_B$  between 2.5 and 5V)

#### 4. IDDQ TESTING OF DOMINO LOGIC

Several issues must be addressed before IDDQ testing can be reliably applied to domino circuits. These issues include fault coverage and undetectable bridges, minimum operating frequency for dynamic circuits, excessive leakage current induced by intermediate voltage levels, and excessive leakage current due to charge sharing. These issues are due to limitations in the current sensing devices and the dynamic logic nature of the circuitry.

#### 4.1 Fault Coverage

A major question in supply current monitoring tests is how to measure the effectiveness of the test. Since supply current monitoring is believed to be able to detect most bridging faults and internal shorts, several IDDQ studies used these faults to generate IDDQ test vectors or fault grade their IDDQ test vectors [Nigh90][Lee92][Aitken93] [Renovell93].

To evaluate the detectability of shorts in domino logic gates, Renovell [Renovell93] classified the nodes in a domino gate into two classes: a class that contains V<sub>DD</sub>, ground, Clk and primary inputs, and another class that contains all internal nodes. For the domino AND gate shown in Fig. 1, class 1 contains nodes V<sub>DD</sub>, ground, Clk, A and B, and class 2 contains nodes Z, S<sub>0</sub>, and S<sub>1</sub>. Renovell showed that shorts between class 1 nodes and class 1 or class 2 nodes are IDDQ testable, whereas all shorts between two class 1 nodes are not IDDQ testable [Renovell93]. He assumed that any input combination can be applied at any phase of the clock in a domino circuit. This is not true during the precharge phase where all dynamic nodes are charged high, and the output of each domino gate is 0. In this case, some shorts between class 1 and class 2 are untestable. For example, consider the short between S<sub>1</sub> and ground in Fig. 6. According to [Renovell93], this short is detectable since ground is a class 1 node. This is only true if we apply a high voltage on A, and turn MP on. However, to turn MP on, Clk must be 0, and the output of all domino gates are 0. If A is driven by another domino gate, then the high voltage required on A to detect the S<sub>1</sub>to-ground short cannot be applied. Table 1 summarizes the difference between Renovell's results, where gate inputs are fully controllable, and our results, when the gate inputs are driven by another domino gate. For each bridging fault, Table 1 lists the detectability of the fault by an IDDQ test, and whether the fault is detectable during precharge or evaluation phase.

From Table 1, we conclude that several bridging faults in dynamic circuits cannot be detected by IDDQ tests, especially when the inputs to the dynamic circuits are not fully controllable.



Figure 6. S<sub>1</sub>-ground bridge

| ControllableInputs<br>IRenovell93]Uncontrollable<br>InputsBridgePrechargeEvaluation<br>DetectionPrechargeEvaluation<br>DetectionPrechargeEvaluate<br>DetectionVDD/GNDYesYesYesYesYesYesVDD/ClkYesNoYesNoYesA/BYesYesYesNoYesA/Z, B/ZYesYesYesYesYesA/S0, B/SOYesYesYesNoYesA/S1, B/S1NoNoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/S0NoYesYesYesVDD/S1YesYesYesNoGND/A<br>GND/S1YesYesYesClk/A<br>Clk/S1YesYesYesClk/S1YesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Table I Bridge Detectability by IDDQ Tests |           |            |                |           |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------|------------|----------------|-----------|--|--|
| ImputsBridgePrecharge<br>DetectionEvaluation<br>DetectionPrecharge<br>DetectionEvaluate<br>DetectionVDD/GNDYesYesYesYesYesVDD/ClkYesNoYesNoYesA/BYesYesYesNoYesA/Z, B/ZYesYesYesYesYesA/S0, B/S0YesYesYesYesYesA/S1, B/S1YesYesYesYesZ/so, z/so, S1/S0NoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/S0NoYesYesYesVDD/S1YesYesYesYesGND/S0YesYesYesNoGND/S0YesYesYesYesGND/S0YesYesYesYesClk/AYesYesYesYesClk/S0YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                            | Controlla | ble Inputs | Uncontrollable |           |  |  |
| BridgePrecharge<br>DetectionEvaluation<br>DetectionPrecharge<br>DetectionEvaluate<br>DetectionVDD/GNDYesYesYesYesYesYesVDD/ClkYesNoYesNoYesNoGND/ClkNoYesYesNoYesNoA/BYesYesYesNoYesYesA/BYesYesYesYesYesYesA/Z, B/ZYesYesYesYesYesA/S0, B/SOYesYesYesYesYesA/S1, B/S1NoNoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/XNoNoYesYesVDD/S0NoYesYesYesGND/S1YesYesYesNoClk/AYesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                            | [Renov    | vell93     | Inp            | Inputs    |  |  |
| DetectionDetectionDetectionDetectionDetectionVDD/GNDYesYesYesYesYesVDD/ClkYesNoYesNoYesA/BYesYesYesNoYesA/BYesYesYesNoYesA/Z, B/ZYesYesYesYesYesA/So, B/SOYesYesYesNoYesA/S1, B/S1NoNoNoNoNoZ/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/A, VDD/BYesYesYesYesVDD/S0NoYesYesNoYesGND/A<br>GND/BYesYesYesNoGND/S0YesYesYesNoGND/S0YesNoYesYesClk/A<br>Clk/BYesYesYesClk/S0YesYesYesClk/S1YesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Bridge                                     | Precharge | Evaluation | Precharge      | Evaluate  |  |  |
| VDD/GNDYesYesYesYesYesVDD/ClkYesNoYesNoYesNoGND/ClkNoYesYesNoYesYesA/BYesYesYesYesYesYesA/Z, B/ZYesYesYesYesYesA/S0, B/SOYesYesYesYesYesA/S1, B/S1NoNoNoNoNoZ/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/A, VDD/BYesYesYesYesVDD/S0NoYesYesNoYesGND/S1YesYesYesNoYesGND/S0YesNoYesNoNoGND/S1YesYesYesYesYesClk/AYesYesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                            | Detection | Detection  | Detection      | Detection |  |  |
| VDD/ClkYesNoYesNoGND/ClkNoYesNoYesA/BYesYesYesNoYesA/Z, B/ZYesYesYesYesYesA/S0, B/S0YesYesYesNoYesA/S1, B/S1YesYesYesNoYesz/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesYesVDD/Z, VDD/S0NoYesYesYesYesGND/S0YesYesYesNoYesGND/BYesYesYesNoYesGND/S0YesYesYesNoNoGND/S1YesYesYesYesYesClk/AYesYesYesYesYesClk/S1YesYesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VDD/GND                                    | Yes       | Yes        | Yes            | Yes       |  |  |
| GND/ClkNoYesNoYesA/BYesYesYesYesYesA/Z, B/ZYesYesYesYesYesA/S0, B/SOYesYesYesYesYesA/S1, B/S1NoNoNoNoYesz/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/ZNoYesYesYesVDD/S0NoYesYesNoGND/S1YesYesYesYesClk/A<br>Clk/ZYesYesYesClk/S1YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VDD/Clk                                    | Yes       | No         | Yes            | No        |  |  |
| A/BYesYesYesYesA/Z, B/ZYesYesYesYesA/SO, B/SOYesYesYesYesA/S1, B/S1YesYesYesYesz/so, z/so, S1/SONoNoNoNoVDD/A, VDD/BYesYesYesYesVDD/ZNoYesYesYesVDD/S0NoYesYesYesGND/AYesYesYesYesGND/BYesYesYesNoGND/AYesYesNoYesGND/S0YesNoYesNoGND/S1YesYesYesYesClk/AYesYesYesYesClk/ZYesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GND/Clk                                    | No        | Yes        | No             | Yes       |  |  |
| A/Z, B/ZYesYesYesYesA/S0, B/S0YesYesYesNoYesA/S1, B/S1NoNoNoNoYesZ/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesYesVDD/ZVDD/S0NoYesYesNoYesVDD/S1NoYesYesYesYesGND/AYesYesYesYesYesGND/BYesYesNoYesYesGND/S0YesNoYesNoYesGND/S1YesNoYesNoNoClk/AYesYesYesYesClk/ZYesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A/B                                        | Yes       | Yes        | No             | Yes       |  |  |
| A/SO, B/SOYesYesNoYesA/S1, B/S1IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | A/Z, B/Z                                   |           |            | Yes            | Yes       |  |  |
| A/S1, B/S1NoNoNoYesz/so, z/so, S1/S0NoNoNoNoNoVDD/A, VDD/BYesYesYesYesYesVDD/ZNoYesNoYesNoYesVDD/S0NoYesYesNoYesYesGND/S1YesYesYesYesYesYesGND/BYesYesYesYesYesYesGND/ZYesNoYesNoYesYesGND/S0YesNoNoNoNoNoGND/S1YesYesYesYesYesClk/A<br>Clk/ZYesYesYesYesYesClk/S0YesYesYesYesYesClk/S1IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A/SO, B/SO                                 | Yes       | Yes        | No             | Yes       |  |  |
| z/so, z/so, S1/S0NoNoNoNoVDD/A, VDD/BYesYesYesYesYesVDD/ZNoYesNoYesNoYesVDD/S0NoYesYesNoYesYesGND/AYesYesYesYesYesYesGND/BYesYesYesYesYesYesGND/BYesYesNoYesYesYesGND/S0YesNoYesNoNoNoGND/S1YesYesYesYesYesClk/A<br>Clk/ZYesYesYesYesYesClk/S0YesYesYesYesYesClk/S1YesYesYesNoYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | A/S1, B/S1                                 |           |            | No             | Yes       |  |  |
| VDD/A, VDD/BYesYesYesYesVDD/ZNoYesNoYesVDD/S0NoYesNoYesGND/AYesYesYesYesGND/BYesYesYesYesGND/ZYesNoYesYesGND/S0YesNoYooNoGND/S1YesYesYesYesClk/AYesYesYesYesClk/ZYesYesYesYesClk/S0YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | z/so, z/so, S1/S0                          | No        | No         | No             | No        |  |  |
| VDD/Z<br>VDD/S0<br>VDD/S1NoYesNoYesGND/A<br>GND/BYesYesYesNoYesGND/BYesYesYesYesYesGND/Z<br>GND/S0YesNoNoNoGND/S1YesNoNoNoClk/A<br>Clk/ZYesYesYesClk/S0YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VDD/A, VDD/B                               | Yes       | Yes        | Yes            | Yes       |  |  |
| VDD/S0<br>VDD/S1NoYesNoYesGND/A<br>GND/BYesYesYesYesGND/BYesYesYesYesGND/Z<br>GND/S0YesNoNoNoGND/S1YesNoNoNoClk/A<br>Clk/BYesYesYesYesClk/Z<br>Clk/S1YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VDD/Z                                      |           |            |                |           |  |  |
| VDD/S1Image: constraint of the second state of the second sta | VDD/S0                                     | No        | Yes        | No             | Yes       |  |  |
| GND/A<br>GND/BYesYesYesYesGND/ZYesYesYesYesGND/S0YesNoNoNoGND/S1YesYesNoNoClk/A<br>Clk/BYesYesYesYesClk/ZYesYesYesYesClk/S0YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VDD/S1                                     |           |            |                |           |  |  |
| GND/BTesTesTesTesGND/ZYesNoYesYesGND/S0YesNoNoNoGND/S1YesYesYesYesClk/A<br>Clk/BYesYesYesYesClk/Z<br>Clk/S1YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GND/A                                      | Vas       | Vac        |                | Vac       |  |  |
| GND/ZYesYesYesGND/S0YesNoNoNoGND/S1YesYesNoNoClk/A<br>Clk/BYesYesYesYesClk/Z<br>Clk/S0YesYesYesYesClk/S1YesYesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | GND/B                                      | 105       | 105        | <b>U</b>       | 105       |  |  |
| GND/S0YesNoNoGND/S1Image: state                                               | GND/Z                                      |           |            | Yes            |           |  |  |
| GND/S1NoClk/A<br>Clk/BYesYesClk/Z<br>Clk/S0YesYesClk/S1YesYesNoYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | GND/S0                                     | Yes       | No         | <b>(</b> )₀    | No        |  |  |
| Clk/A<br>Clk/BYesYesYesClk/Z<br>Clk/S0YesYesYesClk/S1YesYesYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | GND/S1                                     |           |            | Ňo             |           |  |  |
| Clk/BresresresClk/ZYesYesClk/S0YesYesClk/S1No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Clk/A                                      | Vos       | Ves        | <u>A</u>       | Vas       |  |  |
| Clk/ZYesYesClk/S0YesYesYesClk/S1NoYes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Clk/B                                      | 105       | 1 63       | 9              | 163       |  |  |
| Clk/S0YesYesNoYesClk/S1Image: Second secon                                                       | Clk/Z                                      |           |            | Yes            |           |  |  |
| Clk/S1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Clk/S0                                     | Yes       | Yes        | ₿o             | Yes       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Clk/S1                                     |           |            | Ňo             |           |  |  |

| Table 1 | Bridge | Detectability | / bv | IDDO            | Tests |
|---------|--------|---------------|------|-----------------|-------|
|         | DIIGEV | Detectaonit   |      | $r \nu \nu \nu$ |       |

#### 4.2 Minimum Operating Frequency

Quiescent supply current are typically measured at 10 to 100kHz by external current measurement devices [Hawkins89]. Measurements at higher speeds (a few MHz) requires special instrumentation to reduce the long transient disturbances introduced by test pin impedance. Dynamic nodes may not maintain their storage charge at such low frequencies, especially in submicron technologies, where subthreshold currents can be fairly large [Muller86]. If dynamic nodes are unable to maintain their charge during the measurement time, two problems can occur: the dynamic nodes may switch before any measurement is made, or the degraded voltage levels may induce more leakage current in the gate driven by the dynamic nodes.

The first problem leads to lower fault coverage because some test vectors cannot be applied. The leakage time defines the period when the correct logic value is preserved. Beyond the leakage time, the output logic value is lost. For the domino AND gate shown in Fig. 1, with A and B held at  $V_{DD}$  and ground respectively, the leakage time is 2.42µs. This means that current measurements should be made at a minimum frequency of 400kHz (1/2.42µs) to ensure that sufficient input vectors are applied to the domino AND gate.

The second problem, which is more severe than the first problem is discussed in the next section.

#### 4.3 Intermediate Voltage Levels

When the charge on dynamic node Z drops below the threshold of Ml (Fig. 1), both Ml and M2 are on, and therefore a large current may flow from  $V_{DD}$  to ground. This current may be large enough to mask out any excessive current caused by real defects. Homing conjectured from his experiments on a microcomputer chip that contains dynamic circuitry that the voltage drops on dynamic nodes were not severe enough to cause excessive current to flow [Horning87]. However, in modem deep submicron technologies, the subthreshold current may be significant [Muller86] and storage capacitances are minimized for higher switching speed. A larger subthreshold current means that the leakage current is much higher at very low gate voltages, while smaller storage capacitances mean that less charge is stored, and less current is required to discharge storage nodes, which means that the leakage time is much shorter in submicron technologies.

Based on our simulations of the circuit shown in Fig. 4, the leakage current increased by three orders of magnitude (approximately from 50 nA to  $50\mu$ A) within the first microsecond. This means that for a few hundred domino gates, the leakage current could increase to the milliamp range when a 1MHz current sensing tester was used, and even

higher when a slower current sensing tester was used, which may mask out excessive current caused by real defects.

#### 4.4 Charge Sharing

Charge sharing can degrade the voltage level on dynamic nodes. To illustrate this, consider the domino AND gate in Fig. 1. Assume that A and B are connected to ground and  $V_{DD}$  respectively in the first evaluation cycle. Therefore, node  $S_1$  is discharged to ground. After the next precharge cycle, which charges node Z to  $V_{DD}$ , assume that A and B switch to  $V_{DD}$  and ground, respectively. Some of the charge stored on node Z will flow to node  $S_1$ , until both node Z and  $S_1$  have the same voltage level. The capacitance on node Z should be designed to be larger than the capacitance on node  $S_1$  to make sure that node Z maintains its logic level even if charge sharing occurs. However, this does not prevent the voltage level on node Z from dropping below the threshold voltage for Ml, which leads to large current flow through Ml and M2. This large current may invalidate an IDDQ test.

#### 5. DESIGN FOR CURRENT TESTABILITY FOR DOMINO LOGIC

The problems raised in Sec. 4 can be avoided by using the bleeder circuit shown in Fig. 7. The same structure of the bleeder circuit is found in [Weste93]. The PMOS transistor M3 is a weak transistor that prevents node Z from dropping below  $V_{DD}$  whenever the output Out is 0. If Z is pulled down low, the output Out switches to  $V_{DD}$ , and M3 is turned off. The size of the AND gate with the bleeder circuit is the same as the gate without the bleeder circuit (22.5µm x 16µm), since we can fit the extra PMOS gate in the free space left beside the other two PMOS transistors M1 and MP. This extra M3 transistor solves the IDDQ issues as follows:



Figure 7. Domino AND Gate with bleeder circuit

#### I. Fault Coverage:

The bridging fault between  $S_1$  and ground can be detected by either a voltage or a current test by applying  $V_{DD}$  and ground on A and B respectively. If the bridge resistance

is low, the output can switch in a relatively short time, and voltage tests (functional tests) can detect this fault. In this case, the fault free output is 0, while the faulty output is  $V_{DD}$ . If the bridge resistance is high, the output may take a long time to switch, which means that the output is held at 0 for a long time, and transistor M3 is on. In this case, transistor M3 provides a current path between  $V_{DD}$  to ground through the bridge, and hence the bridge can be detected by supply current monitoring. Bridges between two class 1 nodes are also detectable by either voltage or current tests by the same argument. With the bleeder circuit shown in Fig. 7, many undetectable shorts become detectable or potentially detectable.

In general, the bleeder circuit will try to maintain the value of Z at  $V_{DD}$ . This means that the leakage time for given short with resistance Rf in a domino gate with a bleeder circuit is longer than the leakage time for the same short in a gate without a bleeder circuit. Therefore, we need to run a slower test to detect the same short in a bleeder circuit. The bleeder circuit increases the range of short resistances that are detectable by current tests, but decreases the range of short resistances that are detectable by boolean tests.

#### 2. Minimum Operating Frequency

Since the output of each domino gate is held static during the evaluation phase, there is no restriction on minimum operating frequency.

#### 3. Leakage Currents

The bleeder circuit ensures that the dynamic nodes are either held at  $V_{DD}$  or ground in a fault-free domino gate, hence no excessive leakage current will occur in the output inverter MI and M2.

#### 4. Charge Sharing

Charge lost from dynamic node Z due to charge sharing is restored rapidly by the bleeder circuit, hence charge sharing will not lead to excessive leakage current.

Notice that M3 opposes Z from discharging until Out switches high, hence the rise time for Out is higher. Our simulation shows that  $t_{plh}$  increases by approximately 24% (from 0.492ns to 0.612ns) by adding M3. This performance penalty may be too large, since the main purpose of using dynamic logic is because of its high switching speed. Furthermore, if we need higher IDDQ detectability, M3 should be sized larger so that more current can flow through the bridge. Increasing the size of M3 will increase the load capacitance on Out, and oppose Z from discharging fast during normal operation, which translates to more performance degradation in the circuit.

To solve this problem, we propose the DFCT domino circuit shown in Fig. 8, where M3 is turned off during normal operation (ITEST=O) and turned on during IDDQ testing (ITEST=1). Increasing the size of M3 in this case does not degrade the performance of the circuit. Our SPICE simulations showed that  $t_{plh}$  increases by lps only (from 0.492ns to 0.493ns) when ITEST=0. When ITEST=1, IDDQ can reach as high as 1mA in presence of a floating gate, compared to a few microamps for the same defect in a pure domino gate (Fig. 1). The size of the DFCT domino AND gate shown in Fig. 8 is 20% larger (22.5µm x 20µm) than the domino AND gate shown in Fig. 1. The area penalty is much smaller for a typical complex domino gate.



Figure 8. Domino AND Gate with DFCT circuitry

The DFCT domino circuit also solves the problem of the smaller range of short resistances detectable by boolean tests for domino gates with bleeder circuit. During a boolean test, the bleeder circuit in the DFCT domino circuit can be turned off by applying ITEST=0 to decrease the leakage time. In this case, the leakage times are almost identical to those shown in Fig. 3, which means that the range of short resistances that are detectable by boolean tests in a DFCT domino circuit is the same as in a normal domino circuit without the bleeder circuit.

#### 6. CONCLUSIONS

Stringent test procedures must be applied to dynamic circuits to ensure adequate quality levels, since dynamic circuits are used in high speed components. Some defects may be untestable by at-speed or delay tests, although these defects are likely to produce errors in the field. These defects are detectable by IDDQ tests, however, special care is needed when we apply IDDQ testing on dynamic circuits. An inappropriate current measurement may fail a perfectly reliable dynamic circuits. To achieve high fault coverage of IDDQ tests of

dynamic circuits, some design-for-testability circuitry must be added. This is because of the dynamic nature of some nodes; even if a bridge occurs from a power supply or ground to the dynamic node, there is may be no current path between power supply and ground. The design-for-testability circuitry must be able to detect these bridges, while keeping the performance overhead at a minimum.

#### ACKNOWLEDGMENTS

This work was supported in part by the Innovative Science and Technology Office of the Strategic Defense Initiative Organization and administered through the Office of Naval Research under Contract No. N00014-92-J- 1782, and by the National Science Foundation under Grant No. MIP-9 107760.

#### REFERENCES

- [Abraham86] Abraham, J.A. and W.K. Fuchs, "Fault and Error Models for VLSI," *Proc. IEEE*, Vol. 74, No. 5, May 1986, pp. 639-654.
- [Aitken93] Aitken, R.C., "A Comparison of Defect Models for Fault Location with Iddq Measurements," *Int'Z Test Conf.*, Baltimore, MD., 1993, pp.1051-1060.
- [Bruni92] Bruni, L., G. Buonanno, and D. Sciuto, "Transistor Stuck-at and Delay Faults Detection in Static and Dynamic CMOS Combinational Gates," *Proc. Int'Z Symp. Circuits and Systems*, San Diego, CA., 10- 13 May 1992, pp. 43 1-434.
- [Champac94] Champac, V.H., A. Rubio, and J. Figueras, "Electrical Model of the Floating Gate Defect in CMOS IC's: Implications on IDDQ Testing," *ZEEE Trans.* CAD, Vol. 13, No. 3, March 1994, pp.359-369.
- [Fritzemeier90] Fritzemeier, R.R. *et al.*, "Increased CMOS IC Stuck-At Fault Coverage with Reduced IDDQ Test Sets," *Int'Z Test Conf.*, 1990, pp. 427-435.
- [Fritzemeier91] Fritzemeier, R.R., C.F. Hawkins, and J.M. Soden, "CMOS IC Fault Models, Physical Defect Coverage, and IDDQ Testing," *IEEE Custom Integrated Circuits Con.*, 1991, pp. 13.1.1-4.
- [Gayle93] Gayle, R., "The Cost of Quality: Reducing ASIC Defects with IDDQ, At-Speed Testing, and Increased Fault Coverage," *Int'Z Test Conf.*, 1993, pp. 285-292.
- [Hawkins85] Hawkins, C.F. and J.M. Soden, "Electrical Characteristics and Testing Considerations for Gate Oxide Shorts in CMOS ICs," *Int'Z Test Conf., Nov.* 1985, pp. 544-555.
- [Hawkins89] Hawkins, C.F. *et al.* "Quiescent Power Supply Current Measurement for CMOS IC Defect Detection," *IEEE Trans. Industrial Elec.*, May 1989, pp. 211-218.

- [Horning87] Horning, L.K. *et al.*, "Measurements of Quiescent Power Supply Current for CMOS ICs in Production Testing," *Proc. Int'l Test Conf.*, 1987, pp. 300-309.
- [Jacomino89] Jacomino, M J. Rainard, annd R. David, "Fault Detection in CMOS Circuits by Consumption Measurement, "*IEEE Trans. Instr. and Meas.*, Vol. 38, No. 3, June 1989, pp. 773-778.
- [Jha90a] Jha, N.K. and S. Kundu, *Testing and Reliable Design of CMOS Circuits*," Kluwer Academic Press, Boston, MA., 1990.
- [Jha90b] Jha, N.K., "Testing of Differential Cascode Voltage Switch One-Count Generators," *IEEE J. Solid-State Circuits*, Vol. 25, No. 1, Feb. 1990, pp. 246-253.
- [Jha90c] Jha, N.K. and Q. Tong, "Testing if Multiple-Output Domino Logic (MODL) CMOS Circuits," *IEEE J. Solid-State Circuits*, Vol. 25, No. 3, June 1990, pp. 800-805.
- [Kernhof90] Kemhof, J. *et al.*, "Mixed Static and Domino Logic on the CMOS Gate Forest," *IEEE J. Solid-State Circuits*, Vol. 25, No. 2, April 1990, pp. 396-402.
- [Lee92] Lee, K.-J. and M.A. Breuer, "Design and Test Rules for CMOS to FacilitateIDDQ Testing of Bridging Faults," *ZEEE Trans. Computer-Aided Design*, Vol. 11, No. 5, May 1992, pp. 659-670.
- [Ling87] Ling, N. and M.A. Bayoumi, "An Efficient Technique to Improve NORA CMOS Testing," *IEEE Trans. on Circuits and Systems*, Vol. CAS-34, No. 12, Dec. 1987, pp. 1609-1611.
- [Ma92] Ma, S.C. and E.J. McCluskey, "Non-Conventional Faults in BiCMOS Digital Circuits," *Int'l Test Conf.*, Baltimore, MD., 1992, pp. 882-891.
- [Maxwell92] Maxwell, P., "The Effectiveness of IDDQ, Functional and Scan Tests: How Many Fault Coverages Do We Need?" *Int'l Test Conf.*, Baltimore, MD., 1992, pp. 168-177.
- [Mayo 90] Mayo, R.N. et al, "1990 DECWRL/Livermore Magic Release," WRL Research Report 90/7, Sept. 1990.
- [McGeer91] McGeer, P.C., "Robust Path Delay-Fault Testability on Dynamic CMOS Circuits," *Int'l Conf. Computer Design*, Cambridge, MA., 14-16 Oct. 1991, pp. 206-211.
- [Muller86] Muller, R.S. and T.I. Kamins, *Device Electronics* for Integrated Circuits, 2nd Ed., John Wiley & Sons, New York, N.Y., 1986.
- [Nigh90] Nigh, P., and W. Maly, "Test Generation for Current Testing," ZEEE Design and Test, Vol. 7, No. 2, Feb. 1990, pp. 26-38.
- [Rajsuman92] Rajsuman, R., Digital Hardware Testing: Transistor-Level Fault Modeling and Testing, Artech House, Boston, MA., 1992.

- [Renovell93] Renovell, M. and J. Figuerras, "Current Testing Viability in Dynamic CMOS Circuits," *Int'l Workshop on Defect and Fault Tolerance in VLSI Systems*, 1993, pp. 207-214.
- [Roberts90] Roberts, M.W. and A.M. Reipold, "Testing of Domino and Latched Domino Circuits Using Current Sensors," 33rd Midwest Symp. Circuits and Systems, Calgary, Alta., Canada, 12-14 Aug. 1990, pp. 572-575.
- [Singh88] Singh, M.and A. Arunachalam, "Non-classical Fault Detection in Dynamic CMOS," 22nd Asilomar Conf. on Signals, Systems and Comp., 31 Oct.- 2 Nov., 1988, Pacific Grove, CA., pp. 876-879.
- [ Suzuki941 Suzuki, K. *et al.*, "A 500MHz 32b 0.4µm CMOS RISC Processor LSI," *Int'l Solid-State Circuit Conf.*, San Francisco, CA., 16-18 Feb. 1994, pp. 214-215.
- [Tong90] Tong, Q. and N.K. Jha, "Testing of Zipper CMOS Logic Circuits," *IEEE J. Solid-State Circuits*, Vol. 25, No. 3, June 1990, pp. 877-880.
- [Undy94] Undy, S. *et al.*, "A Low-Cost Graphics and Multimedia Workstation Chip Set," *IEEE Micro*, Vol. 14, No. 2, Appril 1994, pp. 10-22.
- [Vandris91] Vandris, E. and G. Sobelman, "A Mixed Functional/IDDQ Testing Methodology for CMOS Transistor Faults," *Int'l Test Conf.*, 1991, pp. 608-614.
- [Weste93] Weste, N. H. E. and Eshraghian, K., *Principles of CMOS VLSI Design*, 2nd Ed., Addison-Wesley, Reading, MA., 1993.
- [Wunderlich86] Wunderlich, H. and W. Rosenstiel, "On Fault Modeling for Dynamic MOS Circuits," *23rd Design Automation Conf.*, 1986, pp. 540-546.
- [Yeung94] Yeung, N.K. et al., "The Design of a 55 SPECint92 RISC Processor under 2W," Int'l Solid-State Circuit Conf., San Francisco, CA., 16-18 Feb. 1994, pp. 206-207.